

Lab 2

# Faculty of Engineering and Architectural Science

# Department of Electrical and Computer Engineering

| Course Number   | ELE 734                               |
|-----------------|---------------------------------------|
| Course Title    | Low-Power Digital Integrated Circuits |
| Semester/Year   | F2020                                 |
| Lab No          | 02                                    |
| Instructor Name | Dr. Andy Ye                           |
| Section No      | 06                                    |

| Submission Date | 11/01/2020 |
|-----------------|------------|
| Due Date        | 11/01/2020 |

| Name             | Student ID | Signature* |
|------------------|------------|------------|
| Vatsal Shreekant | 500771363  | 420 ·      |

\*By signing above, you attest that you have contributed to this submission and confirm that all work you have contributed to this submission is your own work. Any suspicion of copying or plagiarism in this work will result in an investigation of Academic Misconduct and may result in a "0" on the work, an "F" in the course, or possibly more severe penalties, as well as a Disciplinary Notice on your academic record under the Student Code of Academic Conduct, which can be found online at:

www.ryerson.ca/senate/current/pol60.pdf

# Contents 1. Pre-Lab.....

| 1. | Pre-Lab                                                                                                 | 3  |
|----|---------------------------------------------------------------------------------------------------------|----|
|    | 1.1. Transfer Function of a CMOS Inverter                                                               | 3  |
|    | Figure 1: CMOS Inverter DC Characteristic [1]                                                           | 3  |
|    | Table 1: Summary of CMOS Inverter Operation [1]                                                         | 3  |
|    | 1.2 Expression Derivation for an Ideal Static CMOS Inverter V <sub>M</sub>                              | 4  |
|    | Equation 1: Threshold Voltage for a MOS Transistor                                                      | 4  |
|    | 1.3 Noise Margin                                                                                        | 4  |
|    | Equation 2: Expression for Low Noise Margin (NM $_{ m L}$ ) and High Noise Margin (NM $_{ m H}$ )       | 4  |
|    | 1.4 Expression Derivation for Propagation Delay                                                         | 4  |
|    | Equation 3: Expression for the Propagation Delay $(	au_{ ho})$                                          | 5  |
|    | 1.5 CMOS Inverter Design                                                                                | 5  |
|    | Figure 2: Schematic of CMOS Inverter                                                                    | 6  |
| 2. | Post-Lab                                                                                                | 7  |
|    | 2.1 Schematic of CMOS Inverter                                                                          | 7  |
|    | Figure 3: Schematic of CMOS Inverter                                                                    | 7  |
|    | 2.2 Schematic of Testbench                                                                              | 8  |
|    | Figure 4: Schematic of Testbench                                                                        | 8  |
|    | 2.3 Results of Static and Dynamic CMOS Inverter Simulations                                             | 9  |
|    | Figure 5: CMOS Inverter DC Characteristic (n=2) (Schematic)                                             | 9  |
|    | Figure 6: CMOS Inverter DC Characteristic (n=sweep) (Schematic)                                         | 9  |
|    | Figure 7: Derivative of CMOS Inverter DC Characteristic to determine $V_{IL}$ and $V_{OH}$ (Schematic)  | 10 |
|    | Figure 8: CMOS Inverter Rising and Falling Delay as Function of Load Capacitance (Schematic)            | 10 |
|    | Table 2: Output Y Delay Measurement (Schematic)                                                         | 11 |
|    | 2.4 Layout and Extracted Views of CMOS Inverter                                                         | 11 |
|    | Figure 9: Layout View of CMOS Inverter                                                                  | 11 |
|    | Figure 10: Extracted View of CMOS Inverter                                                              | 12 |
|    | 2.5 Post Layout Simulation Results                                                                      | 13 |
|    | Figure 11: Derivative of CMOS Inverter DC Characteristic to Determine $V_{IL}$ and $V_{OH}$ (Extracted) | 13 |
|    | Figure 12: CMOS Inverter Rising and Falling Delay as Function of Load Capacitance (Extracted)           | 13 |
|    | Table 3: Output Y Delay Measurement (Extracted)                                                         | 14 |
|    | 3 Conclusion                                                                                            | 14 |

### 1. Pre-Lab

#### 1.1. Transfer Function of a CMOS Inverter



Figure 1: CMOS Inverter DC Characteristic [1]

| Region | Condition                                     | p-device  | n-device  | Output                     |
|--------|-----------------------------------------------|-----------|-----------|----------------------------|
| A      | $0 \le V_{\text{in}} < V_{tn}$                | linear    | cutoff    | $V_{\text{out}} = V_{DD}$  |
| В      | $V_{tn} \le V_{\text{in}} < V_{DD}/2$         | linear    | saturated | $V_{\rm out} > V_{DD}/2$   |
| С      | $V_{\rm in} = V_{DD}/2$                       | saturated | saturated | $V_{ m out}$ drops sharply |
| D      | $V_{DD}/2 < V_{\rm in} \le V_{DD} -  V_{tp} $ | saturated | linear    | $V_{\rm out} < V_{DD}/2$   |
| Е      | $V_{\rm in} > V_{DD} -  V_{tp} $              | cutoff    | linear    | $V_{\rm out} = 0$          |

Table 1: Summary of CMOS Inverter Operation [1]

The inverter is Figure 1 is an un-skewed inverter with beta ration r=1. The input threshold voltage for the inverter in Figure 1 is  $V_{DD}/2$ .

The formula for skewed inverters with varying beta ratios is  $r = \frac{\beta_p}{\beta_n}$ .

A HI-skew inverter (r>1) has a stronger pMOS transistor. Therefore, if the input is  $V_{DD}/2$ , we would expect the output will be greater than  $V_{DD}/2$ . Thus, the input threshold for a HI-skew inverter must be higher than that of an unskewed inverter.

A LO-skew inverter (r<1) has a weaker pMOS transistor and thus a lower switching threshold.

A HI-skew inverter shifts the DC Characteristic graph to the right for an un-skewed inverter. Similarly, a LO-skew inverter shifts the DC Characteristic to the left for an un-skewed inverter.

#### 1.2 Expression Derivation for an Ideal Static CMOS Inverter V<sub>M</sub>

$$I_{dn} = \frac{\beta_n}{2} (V_{inv} - V_{tn})^2$$

$$I_{dp} = \frac{\beta_p}{2} (V_{inv} - V_{DD} - V_{tp})^2$$

$$V_{inv} = \frac{V_{DD} + V_{tp} + V_{tn} \sqrt{\frac{1}{r}}}{1 + \sqrt{\frac{1}{r}}}$$

$$I_{dn} = W_n C_{ox} \vartheta_{sat-n} (V_{inv} - V_{tn})$$

$$I_{dp} = W_p C_{ox} \vartheta_{sat-p} (V_{inv} - V_{DD} - V_{tp})$$

$$V_{inv} = \frac{V_{DD} + V_{tp} + V_{tn} \frac{1}{r}}{1 + \frac{1}{r}}$$

Equation 1: Threshold Voltage for a MOS Transistor

where V<sub>inv</sub> is the input threshold.

#### 1.3 Noise Margin

Noise margin is a parameter that allows us to determine the allowable noise voltage on the input of a gate so that the output will not be corrupted. The noise margin decreases as the supply voltage decreases.

$$NM_L = V_{IL} - V_{OL}$$
$$NM_H = V_{IH} - V_{OH}$$

Equation 2: Expression for Low Noise Margin (NM<sub>L</sub>) and High Noise Margin (NM<sub>H</sub>)

#### 1.4 Expression Derivation for Propagation Delay

$$au_{pdr} = ln2 * R_{eqp} * C_L$$
 $au_{pdf} = ln2 * R_{eqn} * C_L$ 
 $au_{eq} = \frac{V_{DD}}{2 * ln2 * I_{Dsat n,p}}$ 
 $au_p = \frac{\tau_{pdr} + \tau_{pdf}}{2}$ 

$$\begin{split} R_{eqn} &= \frac{V_{DD}}{2*\ln 2*I_{Dsat\,n}} = \frac{V_{DD}}{2*\ln 2*\frac{\beta_{n}}{2} \left(V_{gs} - V_{th,n}\right)^{2}} = \frac{V_{DD}}{\ln 2*\mu_{n}*C_{ox,n}*\frac{W_{n}}{L} \left(V_{gs} - V_{th,n}\right)^{2}} \\ R_{eqp} &= \frac{V_{DD}}{2*\ln 2*I_{Dsat\,p}} = \frac{V_{DD}}{2*\ln 2*\frac{\beta_{p}}{2} \left(V_{sg} - |V_{th,p}|\right)^{2}} = \frac{V_{DD}}{\ln 2*\mu_{p}*C_{ox,p}*\frac{W_{p}}{L} \left(V_{sg} - |V_{th,p}|\right)^{2}} \\ \tau_{pdf} &= \ln 2*R_{eqn}*C_{L} = \ln 2*\frac{V_{DD}}{\ln 2*\mu_{n}*C_{ox,n}*\frac{W_{n}}{L} \left(V_{gs} - V_{th,n}\right)^{2}} *C_{L} \\ \tau_{pdf} &= \frac{V_{DD}*C_{L}}{\mu_{n}*C_{ox,n}*\frac{W_{p}}{L} \left(V_{gs} - V_{th,n}\right)^{2}} \\ \tau_{pdr} &= \ln 2*R_{eqp}*C_{L} = \ln 2*\frac{V_{DD}*C_{L}}{\ln 2*\mu_{p}*C_{ox,p}*\frac{W_{p}}{L} \left(V_{sg} - |V_{th,p}|\right)^{2}} *C_{L} \\ \tau_{pdr} &= \frac{V_{DD}*C_{L}}{\mu_{p}*C_{ox,p}*\frac{W_{p}}{L} \left(V_{sg} - |V_{th,p}|\right)^{2}} \\ \tau_{p} &= \frac{\tau_{pdr} + \tau_{pdf}}{2} = \frac{V_{DD}*C_{L}}{2} \left(\frac{1}{\mu_{n}*C_{ox,n}*\frac{W_{n}}{L} \left(V_{gs} - V_{th,n}\right)^{2}} + \frac{1}{\mu_{p}*C_{ox,p}*\frac{W_{p}}{L} \left(V_{sg} - |V_{th,p}|\right)^{2}} \right) \end{split}$$

Equation 3: Expression for the Propagation Delay  $(\tau_p)$ 

#### 1.5 CMOS Inverter Design

$$C_{ox} = \frac{\varepsilon_{ox}}{t_{ox}} = \frac{(3.9)\left(8.854 \times 10^{-12} \frac{F}{m}\right)}{4.09 \times 10^{-9} m} = 8.463 \times 10^{-3} F$$

$$V_{th} = 0.445 V$$

$$r = \frac{\beta_p}{\beta_n} = \frac{\mu_p}{\mu_n} * \frac{W_p}{W_n}$$

$$t_p = \frac{1}{2}(t_{pHL} + t_{pLH})$$

$$t_{pHL} = t_{pLH} = 100 \ ps$$

$$t_{pHL} = \frac{C_L * V_{DD}}{\frac{W_n}{L_n} \mu_n * C_{ox}(V_{DD} - V_{tn})^2}$$

$$C_L = 50 fF, l_{min} = 180 nm, \therefore V_{DD} = 1.8 V$$

$$\begin{split} t_{pHL} &= \frac{50 \times 10^{-15} * 1.8 * 180 \times 10^{-9}}{W_n * 459 \times 10^{-4} * 8.463 \times 10^{-3} * 1.355^2} \\ W_n &= \frac{16200 \times 10^{-24}}{7132 \times 10^{-7} * 100 \times 10^{-12}} = 0.0227 \times 10^{-5} = 227.14 \, nm \\ t_{pLH} &= \frac{C_L * V_{DD}}{\frac{W_p}{L_p} \mu_p * C_{ox} \big( V_{DD} + V_{tp} \big)^2} \\ t_{pLH} &= \frac{50 \times 10^{-15} * 1.8 * 180 \times 10^{-9}}{W_p * 109 \times 10^{-4} * 8.463 \times 10^{-3} * 1.362^2} \\ W_p &= \frac{162 \times 10^{-5}}{1710.6} = 947.03 \, nm \end{split}$$

The following is the schematic for the CMOS inverter:



Figure 2: Schematic of CMOS Inverter

# 2. Post-Lab

## 2.1 Schematic of CMOS Inverter



Figure 3: Schematic of CMOS Inverter

# 2.2 Schematic of Testbench

(500771363)



Figure 4: Schematic of Testbench

## 2.3 Results of Static and Dynamic CMOS Inverter Simulations

(500771363)

Transfer Function for Inverter Schematic (n=2)



Figure 5: CMOS Inverter DC Characteristic (n=2) (Schematic)



Figure 6: CMOS Inverter DC Characteristic (n=sweep) (Schematic)



Figure 7: Derivative of CMOS Inverter DC Characteristic to determine  $V_{IL}$  and  $V_{OH}$  (Schematic)



Figure 8: CMOS Inverter Rising and Falling Delay as Function of Load Capacitance (Schematic)

| Output Delay Measurements |        |  |
|---------------------------|--------|--|
| Rising Delay (s)          | 59.25p |  |
| Falling Delay (s)         | 97.49p |  |

Table 2: Output Y Delay Measurement (Schematic)

## 2.4 Layout and Extracted Views of CMOS Inverter



Figure 9: Layout View of CMOS Inverter



Figure 10: Extracted View of CMOS Inverter

## 2.5 Post Layout Simulation Results



Figure 11: Derivative of CMOS Inverter DC Characteristic to Determine  $V_{IL}$  and  $V_{OH}$  (Extracted)



Figure 12: CMOS Inverter Rising and Falling Delay as Function of Load Capacitance (Extracted)

| Output Delay Measurements |        |  |
|---------------------------|--------|--|
| Rising Delay (s)          | 58.16p |  |
| Falling Delay (s)         | 97.20p |  |

Table 3: Output Y Delay Measurement (Extracted)

#### 3 Conclusion

This lab explored different types of characteristics and the layout of a CMOS inverter. The static and dynamic simulations were performed through Transient, DC, and Parametric analysis. From these analyses, a family of curves were created to find an ideal value for n. The ideal value for n was found to be 4 and this value was used for all the simulations. The static analysis was used on this ideal value to create its DC response and find the  $V_{IL}$ ,  $V_{OH}$ ,  $V_{IH}$ , and VOL by calculating the derivative of the graph. The dynamic simulation was performed using transient analysis for a capacitance from 0f to 150f. The physical view for the CMOS inverter was created and used to create the extracted view. The extracted view had the same analyses applied from before with and had its static compared to the same CMOS schematic. Sizing the PMOS twice as wide as the NMOS did not lead to  $V_M = V_{DD}/2$ . Increasing the PMOS size relative to NMOS will both increase VM and reduce the rise delay.